Skip to content

Latest commit

 

History

History
27 lines (20 loc) · 1.67 KB

File metadata and controls

27 lines (20 loc) · 1.67 KB

Selected circuits

  • Circuit: 12-bit unsigned multiplier
  • Selection criteria: pareto optimal sub-set wrt. pwr and ep parameters

Parameters of selected circuits

Circuit name MAE% WCE% EP% MRE% MSE Download
mul12u_342 0.00 0.00 0.00 0.00 0 [Verilog] [VerilogPDK45] [C]
mul12u_2EQ 0.0061 0.024 49.99 0.12 27951.787e2 [Verilog] [VerilogPDK45] [C]
mul12u_2EP 0.0061 0.024 62.49 0.12 27962.037e2 [Verilog] [VerilogPDK45] [C]
mul12u_2FN 0.018 0.073 74.98 0.32 19566.251e3 [Verilog] [VerilogPDK45] [C]
mul12u_2PM 0.043 0.17 87.48 0.69 97831.256e3 [Verilog] [VerilogPDK45] [C]
mul12u_35V 18.74 74.95 99.95 87.98 15865.376e9 [Verilog] [C]

Parameters

Parameters figure

References

  • V. Mrazek, Z. Vasicek, L. Sekanina, H. Jiang and J. Han, "Scalable Construction of Approximate Multipliers With Formally Guaranteed Worst Case Error" in IEEE Transactions on Very Large Scale Integration (VLSI) Systems, vol. 26, no. 11, pp. 2572-2576, Nov. 2018. doi: 10.1109/TVLSI.2018.2856362