Skip to content

Latest commit

 

History

History
31 lines (24 loc) · 1.7 KB

File metadata and controls

31 lines (24 loc) · 1.7 KB

Selected circuits

  • Circuit: 8x3-bit unsigned multiplier
  • Selection criteria: pareto optimal sub-set wrt. pwr and wce parameters

Parameters of selected circuits

Circuit name MAE% WCE% EP% MRE% MSE Download
mul8x3u_0KE 0.00 0.00 0.00 0.00 0 [Verilog] [C]
mul8x3u_1R5 0.012 0.049 25.00 0.32 0.25 [Verilog] [C]
mul8x3u_0UB 0.07 0.20 62.50 1.57 4.0 [Verilog] [C]
mul8x3u_1FL 0.14 0.44 74.37 2.79 14 [Verilog] [C]
mul8x3u_1ZU 0.35 1.22 83.25 6.40 90 [Verilog] [C]
mul8x3u_1Y6 0.61 2.20 84.18 9.54 265 [Verilog] [C]
mul8x3u_1F9 2.26 6.88 85.89 26.44 3573 [Verilog] [C]
mul8x3u_0TM 4.51 14.45 87.11 44.73 14111 [Verilog] [C]
mul8x3u_09U 10.29 36.96 87.06 70.10 76819 [Verilog] [C]
mul8x3u_0QB 21.79 87.16 87.16 100.00 380056 [Verilog] [C]

Parameters

Parameters figure

References

  • V. Mrazek, L. Sekanina, Z. Vasicek "Libraries of Approximate Circuits: Automated Design and Application in CNN Accelerators" IEEE Journal on Emerging and Selected Topics in Circuits and Systems, Vol 10, No 4, 2020