An Soc designed to be included inside the Caravel, a template SoC for Google SKY130 free shuttles.
ابتدا means the start of something. This is a minimal SoC built around a RISC-V based 5 stage pipelined core Buraq-Mini. Both the SoC and the core are made from scratch using CHISEL HDL. The CHISEL source code as well as the emitted verilog are provided in the relvant folders. It is still Work In Progress (WIP). The current SoC architecture is given below.
Chisel source code is available here:
chisel/
├── Buraq-Mini (core source)
│ │–– RV32i
│ └── src
│–– TileLink (bus source)
│ └── src
└── src (SoC source)
The emitted verilog is present here:
verilog/
├── rtl
│ ├──ibtida-soc
│ │ └── Ibtida_top_dffram_cv.v
The synthesized netlist is present here:
verilog/
├── gl
│ └── Ibtida_top_dffram_cv.v
The hardened macros are placed here:
def/
└── Ibtida_top_dffram_cv.def.gz
lef/
└── Ibtida_top_dffram_cv.lef
gds/
└── Ibtida_top_dffram_cv.gds.gz
✔️ Change the repo name to integrate "caravel_".
✔️ Update the project with the caravel mpw-one-a branch.
✔️ Update the openlane with the mpw-one-a branch.
✔️ Verify the synthesized netlist.
✔️ Harden the design macro with 0 drc/lvs violations.
✔️ Harden the user project wrapper with 0 drc/lvs violations.
✔️ On-board the user project to Caravel.
✔️ Pass all the expected pre-checks.
✔️ Update the request to "Submitter Confirmed".
Main contributors are:
- Engr. Muhammad Hadir Khan (RTL design based on CHISEL) (Owner).
- Sajjad Ahmed (RTL design based on CHISEL).
- Engr. Aireen Amir Jalal (APR flow with OpenLANE RTL-GDSII).
Other contributors:
- Dr. Roomi Naqvi (Supervisor).
- Dr. Ali Ahmed (Supervisor).
- Usman Zain