diff --git a/llvm/lib/Target/RISCV/RISCVTargetMachine.cpp b/llvm/lib/Target/RISCV/RISCVTargetMachine.cpp index 3388a21bd5ca31..d9f8222669cab3 100644 --- a/llvm/lib/Target/RISCV/RISCVTargetMachine.cpp +++ b/llvm/lib/Target/RISCV/RISCVTargetMachine.cpp @@ -97,8 +97,9 @@ static cl::opt EnableMISchedLoadClustering( cl::init(false)); static cl::opt EnableVSETVLIAfterRVVRegAlloc( - "riscv-vsetvli-after-rvv-regalloc", cl::Hidden, - cl::desc("vsetvl insertion after rvv regalloc"), cl::init(true)); + "riscv-vsetvl-after-rvv-regalloc", cl::Hidden, + cl::desc("Insert vsetvls after vector register allocation"), + cl::init(true)); extern "C" LLVM_EXTERNAL_VISIBILITY void LLVMInitializeRISCVTarget() { RegisterTargetMachine X(getTheRISCV32Target());