-
Notifications
You must be signed in to change notification settings - Fork 1.1k
New issue
Have a question about this project? Sign up for a free GitHub account to open an issue and contact its maintainers and the community.
By clicking “Sign up for GitHub”, you agree to our terms of service and privacy statement. We’ll occasionally send you account related emails.
Already on GitHub? Sign in to your account
RT1170 enhancements #2865
base: master
Are you sure you want to change the base?
RT1170 enhancements #2865
Conversation
CFLAGS += \ | ||
-D__STARTUP_CLEAR_BSS \ | ||
-DCFG_TUSB_MCU=OPT_MCU_MIMXRT1XXX \ | ||
-DCFG_TUSB_MEM_SECTION='__attribute__((section("NonCacheable")))' \ |
There was a problem hiding this comment.
Choose a reason for hiding this comment
The reason will be displayed to describe this comment to others. Learn more.
On M7 core NonCacheable
is located on DTCM so there is no need to add a if switch.
Hi @mastupristi, I've managed to run TinyUSB stack on M4 core. The DMA controller inside USB IP can't access M4 core's TCM so packet buffer must be placed in OCRAM, it's done by |
Hi @HiFiPhile
Just wanted to share some great news—I ran an initial test ( Thanks so much for putting this together so quickly. We’re thrilled with the progress and super grateful for your help. |
Describe the PR
cmake -DCMAKE_BUILD_TYPE=RelWithDebInfo -DBOARD=mimxrt1170_evkb -DM4=1 -G Ninja -B rt1170_cm4
make BOARD=mimxrt1170_evkb M4=1
PS: MCHP has nice write-up on cache https://ww1.microchip.com/downloads/en/DeviceDoc/Managing-Cache-Coherency-on-Cortex-M7-Based-MCUs-DS90003195A.pdf