SDRAM controller optimized to a memory bandwidth of 316MB/s
-
Updated
Aug 16, 2021 - Verilog
SDRAM controller optimized to a memory bandwidth of 316MB/s
A sample design of Nios with on-board SDRAM for CYC1000 (a low cost Cyclone10 FPGA board)
Simple SDRAM Controller for DE10-Lite.
Verilog HDL implementation of SDRAM controller and SDRAM model
Mitigating Single-Event Upsets in COTS SDRAM using an EDAC SDRAM Controller
Design Verification of Flash, UART, and SDRAM controller for a 32 bit embedded RISC microprocessor using cocotb.
The Enhanced SRAM Controller handles secure, efficient memory operations with features like burst mode, error correction, power-saving, and clock domain crossing. It’s perfect for applications requiring robust and reliable memory handling.
SDR SDRAM Controller with Avalon-MM bus; [Bugged, deprecated]
🛠 A SDRAM controller in Verilog HDL
Add a description, image, and links to the sdram-controller topic page so that developers can more easily learn about it.
To associate your repository with the sdram-controller topic, visit your repo's landing page and select "manage topics."