University project about the game rock-paper-scissors
-
Updated
Feb 19, 2024 - SystemVerilog
University project about the game rock-paper-scissors
CPEN 211: Introduction to Microcomputers 2022W1 with Prof. Lis
bus interface, integrating LFSR’s for streamlined register management. Enabled seamless master-peripheral communication, enhancing system efficiency. Orchestrated comprehensive design stages, yielding a versatile RTL architecture for diverse applications
This was the project assignment for the Digital Logic Design course.
Uni project about the game rock-paper-scissors
Architecure for the Data path and Controller as well as Hazard Units for a 32 bit ARM based Single Cycle, Multi Cycle and Pipelined Based Processor
Repositório para o trabalho final da disciplina de Circuitos e Técnicas Digitais do Prof. Héctor Pettenghi Roldán.
Learned as a part of Computer architecture Course
Datapath and Control for a Turing Complete ISA with Interrupt Handling
Add a description, image, and links to the datapath-design topic page so that developers can more easily learn about it.
To associate your repository with the datapath-design topic, visit your repo's landing page and select "manage topics."